spacer
Home | Careers | Contact Us | Search | Blog
  • About Us
  • Technology
  • Products
  • Customers
  • News & Events
  • Connected Blog

Download "Power Benefits of Modular Interconnect Design Using Network-on-Chip (NoC) Technology"

This technical paper explains why interconnects based on modular network on chip (NoC) technology comsume less power than older bus- and crossbar-based interconnects.

Download here for free!

Abstract

The system-on-chip (SoC) interconnect spans the entire floorplan of a chip and consumes a significant portion of the power. The interconnects of today’s SoCs are a distributed architecture of switches, buffers, firewalls, register slices, and clock and power domain crossings. One approach is to implement these units modularly with a simple, universal transport protocol between all units. This approach enables unit level clock gating, eliminating clock tree switching power when no traffic is present. Modularity also localizes logic, which minimizes long wires and further limits power consumption by keeping capacitance low. The simplicity of the protocol also allows each function to be performed with minimal logic overhead, minimizing area and leakage power consumption. This design approach is worth consideration for power sensitive SoCs.

Download Your Free Technical Paper

Free Technical Journal Paper

spacer

NoC interconnects are more power efficient than busses or crossbars in modern SoCs.

© 2014 Arteris, Inc. All Rights Reserved  

gipoco.com is neither affiliated with the authors of this page nor responsible for its contents. This is a safe-cache copy of the original web site.